Use when guiding RTL-to-GDSII chip design flow including RTL coding style, synthesis constraints, place-and-route strategy, timing closure, and tape-out checklist. Do not use for verification methodology (use verification-methodology) or SoC integration (use soc-integration).
Guide the end-to-end RTL-to-GDSII design flow, ensuring clean synthesizable RTL, realistic constraints, timing closure, and tape-out readiness.
Reviews RTL source, constraint files, and EDA tool reports. Does not execute EDA tools or modify design files. Does not perform physical verification (LVS/DRC) directly.
No user-provided values are used in commands or file paths. All inputs are treated as read-only analysis targets.
initial, #delay, force in design code).Compaction resilience: If context was lost, re-read the Inputs section for design targets, check the Progress Checklist, then resume from the earliest incomplete step.
| Stage | Status | Key Metrics | Issues | Action Items |
|---|---|---|---|---|
| RTL review | ... | CDC crossings: N | ... | ... |
| Synthesis | ... | Area: X um2, WNS: Y ns | ... | ... |
| P&R | ... | Density: Z%, routing DRC: clean/N violations | ... | ... |
| Timing | ... | Setup WNS: Y ns, Hold WNS: Z ns | ... | ... |
| Tape-out | ... | LVS/DRC/ERC: clean | ... | ... |